发明名称 Method of manufacturing an insulated gate field effect transistor
摘要 A Field Effect Transistor (FET) and a method of forming FETs on a silicon wafer. First, trenches are formed in a surface of the silicon wafer. An ONO layer is formed on the surface, lining the trenches. Potassium is diffused along the ONO layer. Part of the ONO layer is removed to expose the wafer surface with the ONO layer remaining in the trenches. A gate oxide is formed on the exposed wafer surface. Finally, FET gates are formed on the gate oxide. Preferably, potassium is introduced during Chem-Mech polish when the trenches are filled with polysilicon. A slurry containing KOH is used to polish the polysilicon and the potassium diffuses from the slurry along the ONO layer. After Chem-Mech polish, the poly in the trenches is recessed by Reactive Ion Etching (RIE) it below the wafer surface. Optionally, after RIE, the wafer may be dipped in a KOH solution. Next, an oxide collar is formed along the ONO layer in the trenches above the recessed polysilicon. The recesses are filled by a second layer of polysilicon that is Chem-Mech polished with the same slurry to remove polysilicon from the wafer surface. The polished polysilicon may be Reactive Ion etched until it is essentially coplanar with the wafer surface. The resulting FET has thicker gate oxide along its sides than in the center of its channel.
申请公布号 US5824580(A) 申请公布日期 1998.10.20
申请号 US19960688346 申请日期 1996.07.30
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION;SIEMENS AKTIENGESELLSCHAFT 发明人 HAUF, MANFRED;LEVY, MAX G.;NASTASI, VICTOR RAY
分类号 H01L29/78;H01L21/8234;H01L21/8242;H01L27/088;H01L27/108;(IPC1-7):H01L21/824 主分类号 H01L29/78
代理机构 代理人
主权项
地址