发明名称 Apparatus for improving latchup immunity in a dual polysilicon gate process
摘要 The invention is a method for creating a portion of an integrated circuit on a semiconductor wafer. The invention comprises doping a substrate to form a doped well region having an opposite conductivity type than the substrate. Separate photomasking steps are used to define N-channel and P-channel metal oxide semiconductor (MOS) transistor gates. A trench is formed near the well without using additional masking steps. The trench improves the latch up immunity of the device. The invention is also the apparatus created by the method and comprises a trench positioned in the substrate to interrupt the conduction of minority carriers between two regions of the substrate. Thus, the invention improves latch up immunity without additional process complexity.
申请公布号 US5801423(A) 申请公布日期 1998.09.01
申请号 US19960762741 申请日期 1996.12.10
申请人 MICRON TECHNOLOGY, INC. 发明人 MANNING, MONTE
分类号 H01L21/762;H01L21/763;H01L21/8238;H01L27/092;(IPC1-7):H01L27/092;H01L29/00 主分类号 H01L21/762
代理机构 代理人
主权项
地址