发明名称 Method for stressing oxide in MOS devices during fabrication using first and second opposite potentials
摘要 A method and apparatus are disclosed for stressing the oxide layer (36) of an MOS integrated circuit during the fabrication process. One aspect of the invention is a method for fabricating an MOS integrated circuit. In accordance with this method, an oxide layer (36) is formed on a semiconductor substrate (34), and a gate layer (38) is formed on top of the oxide layer (36). During fabrication of the MOS integrated circuit, a potential is applied between the gate layer (38) and the semiconductor substrate (34) in order to stress the oxide layer (36). Other aspects of the invention include applying both a forward and reverse potential to stress the oxide layer (36). Also, the oxide stress can be applied at an elevated temperature. Elevated temperature aids in stressing the oxide layer (36).
申请公布号 US5798281(A) 申请公布日期 1998.08.25
申请号 US19950554302 申请日期 1995.11.08
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 SMAYLING, MICHAEL C.
分类号 H01L21/3105;(IPC1-7):H01L21/00 主分类号 H01L21/3105
代理机构 代理人
主权项
地址