发明名称 Trench MOS gate device
摘要 The present invention is directed to an improved trench MOS gate device that comprises a trench whose floor and sidewalls include layers of dielectric material, the layers each having a controlled thickness dimension. These thickness dimensions are related by a controlled floor to sidewall layer thickness ratio, which is established by individually controlling the thickness of each of the floor and sidewall dielectric layers. This floor to sidewall layer thickness ratio is preferably at least 1 to 1, more preferably at least 1.2 to 1. Further in accordance with the present invention, a process for forming an improved trench MOS gate device comprises etching a trench in a silicon device wafer and forming layers of dielectric material on the trench floor and on the sidewalls, each layer having a controlled thickness dimension. The thickness dimensions are related by a controlled floor to sidewall layer thickness ratio that is preferably at least 1 to 1. When silicon dioxide is employed as the dielectric material, the layers preferably comprise a composite of thermally grown and deposited silicon dioxide. The trench containing the dielectric layers is filled with polysilicon, and an insulator layer is formed over the polysilicon, thereby forming a trench gate. A patterned electrically conducting metallic interconnect is formed over the trench gate.
申请公布号 US5770878(A) 申请公布日期 1998.06.23
申请号 US19960636904 申请日期 1996.04.10
申请人 HARRIS CORPORATION 发明人 BEASOM, JAMES DOUGLAS
分类号 H01L21/28;H01L21/336;H01L29/423;H01L29/51;H01L29/74;H01L29/749;H01L29/78;(IPC1-7):H01L29/76;H01L29/94;H01L31/062;H01L31/113 主分类号 H01L21/28
代理机构 代理人
主权项
地址