发明名称 Processor having replay architecture
摘要 A microprocessor having a replay architecture with an execution core for performing data speculation in executing an instruction, a delay unit for making a copy of the instruction and holding the copy for as long as the instruction takes to execute, and a checker for determining whether the data speculation was bogus. If the data speculation was bogus, the delay unit and its buffer send the copy of the instruction back to the execution core for re-execution. A multiplexor coupled to the input of the execution core selects for execution among original instructions from the instruction cache, replay instructions from the delay unit, and manufactured instructions from various other units such as the TLB or tag units, according to a priority scheme.
申请公布号 AU4818597(A) 申请公布日期 1998.06.03
申请号 AU19970048185 申请日期 1997.10.14
申请人 INTEL CORPORATION 发明人 DAVID J. SAGER
分类号 G06F9/38 主分类号 G06F9/38
代理机构 代理人
主权项
地址