发明名称 Instruction length decoder for generating output length indicia to identity boundaries between variable length instructions
摘要 A circuit and method for supplying output length marks indicative of the first bytes and last bytes of instructions in a block of instruction code to an instruction decoder. A block of instruction code is input to an input buffer. A plurality of programmable logic arrays (PLAs) is coupled to receive predetermined sets of bytes from the input buffer and to provide instruction information at an output. The output of the PLAs is coupled to fast carry chain circuitry, which serially processes the information from the PLAs and provides a START mark upon each finding of a first byte of an instruction and an END mark upon each finding of a last byte of an instruction. Length information is provided to wraparound logic for length calculations spanning into the next input buffer of instruction code. A FCC latch latches the output length marks from the fast carry chain circuitry and provides an output to the instruction decoder. If a length-varying prefix and a matching length-varying opcode are both present in an instruction, processing in the fast carry chain circuitry is aborted, and processing in slow carry chain circuitry is started. The slow carry chain circuitry processes information from a subset of the input buffer at a time, and thus requires more than one iteration, with a different set of PLA inputs provided by a multiplexer upon each iteration. A SCC latch latches the output length marks from the slow carry chain circuitry and provides an output to the instruction decoder./!
申请公布号 US5758116(A) 申请公布日期 1998.05.26
申请号 US19940316208 申请日期 1994.09.30
申请人 INTEL CORPORATION 发明人 LEE, CHAN W.;BROWN, GARY L.;CARBINE, ADRIAN L.;GUPTA, ASHWANI KUMAR
分类号 G06F9/30;G06F9/38;(IPC1-7):G06F12/04 主分类号 G06F9/30
代理机构 代理人
主权项
地址