发明名称 CMOS power device and method of construction and layout
摘要 CMOS power device (10) is provided. A tank region (62) is formed in a semiconductor substrate (60). A polysilicon gate layer (34) is disposed above the tank region (62) and defines a plurality of source and drain diffusion openings (38 and 36) having rounded inner corners (40). A plurality of backgate contact regions (42) are segmented and are formed in vacancies in a plurality of source regions (30). Multi-level metallization layers (64 and 66) are disposed above an active device region of the semiconductor substrate (60) and comprise: staggered source contacts (44) and vias (46) alternating along a center line where the source contacts (44) are located above and extend over the backgate contact regions (42), drain contacts (48) and vias (50) alternating along a center line, alternating and offset sets of gate contacts (52) and vias (54) alternating and offset where the sets are offset with respect to adjacent sets, source, drain and gate bussing (14, 16 and 20), and a center gate bus (22) located on a center line of the power device (10) coupled to the gate bussing (20). A plurality of source bond pads (18) and drain bond pads (29) are formed on opposite edges of the power device (10) and are coupled to the source bussing (14) and drain bussing (16), respectively. Thick upper level metallization (24) is disposed above the source bussing (14) and the drain bussing (16) and extends between associated bond pads (18 and 29).
申请公布号 US5744843(A) 申请公布日期 1998.04.28
申请号 US19960697693 申请日期 1996.08.28
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 EFLAND, TAYLOR R.;SKELTON, DALE J.
分类号 H01L23/482;H01L27/092;H01L29/10;H01L29/417;H01L29/423;(IPC1-7):H01L29/76;H01L21/265 主分类号 H01L23/482
代理机构 代理人
主权项
地址