发明名称 Frame-synchronous reproducing circuit
摘要 A frame-synchronous reproducing circuit (10) includes a BIC status register (20) of six stages, and a BIC status signal (c) from each stage of the register is applied to a BIC pattern determination circuit (24) in which the BIC status signal (c) and a BIC changing pattern being stored in advance are compared with each other. If the both are coincident with each other, the BIC pattern determination circuit (24) applies a high-level signal to a JK flip-flop (26) via an OR circuit (48), whereby a high-level signal representing that frame synchronization has been settled is outputted from the JK flip-flop (26).
申请公布号 US5719873(A) 申请公布日期 1998.02.17
申请号 US19950499256 申请日期 1995.07.07
申请人 SANYO ELECTRIC CO., LTD.;NIPPON HOSO KYOKAI 发明人 YAMASHITA, SYUGO;TOMIDA, YOSHIKAZU;TAKADA, MASAYUKI;KURODA, TORU;ISOBE, TADASHI;YAMADA, OSAMU
分类号 H04J1/02;H04B7/26;H04J3/06;H04L7/00;H04L7/08;(IPC1-7):H04L7/00 主分类号 H04J1/02
代理机构 代理人
主权项
地址