发明名称 Semiconductor memory
摘要 A synchronous dynamic random access memory capable of accessing data in a memory cell array therein in synchronism with a system clock from an external system such as a central processing unit (CPU). The synchronous DRAM receives an external clock and includes a plurality of memory banks each including a plurality of memory cells and operable in either an active cycle or a precharge cycle, a circuit for receiving a row address strobe signal and latching a logic level of the row address strobe signal in response to the clock, an address input circuit for receiving an externally generated address selecting one of the memory banks, and a circuit for receiving the latched logic level and the address from the address input circuit and for outputting an activation signal to the memory bank selected by the address and an inactivation signals to unselected memory banks when the latched logic level is a first logic level, so that the selected memory bank responsive to the activation signal operates in the active cycle while the unselected memory banks responsive to the inactivation signals operate in the precharge cycle.
申请公布号 US5703828(A) 申请公布日期 1997.12.30
申请号 US19950580622 申请日期 1995.12.29
申请人 PARK, CHUROO;JANG, HYUN-SOON;KIM, CHULL-SOO;KIM, MYUNG-HO;LEE, SEUNG-HUN;LEE, SI-YEOL;LEE, HO-CHEOL;KIM, TAE-JIN;CHOI, YUN-HO 发明人 PARK, CHUROO;JANG, HYUN-SOON;KIM, CHULL-SOO;KIM, MYUNG-HO;LEE, SEUNG-HUN;LEE, SI-YEOL;LEE, HO-CHEOL;KIM, TAE-JIN;CHOI, YUN-HO
分类号 G11C11/401;G11C7/00;G11C7/10;G11C11/403;G11C11/406;G11C11/407;G11C11/4076;G11C11/408;G11C11/409;(IPC1-7):G11C8/00 主分类号 G11C11/401
代理机构 代理人
主权项
地址