发明名称 Method and apparatus for performing partial unscan and near full scan within design for test applications
摘要 A computer implemented process and system for effectively determining a set of sequential cells with a integrated circuit design that can be scan replaced (e.g. for design for test applications) to offer significant testability while still maintaining specified optimization (e.g., area and/or timing) constraints that are applicable to the design. The novel system selects sequential cells for scan replacement that offer best testability contribution while not selecting sequential cells for scan replacement that do not offer much testability contribution and/or are part of most critical paths within the design. The novel system is composed of a subtractive method and an additive method. The subtractive method inputs a fully scan replaced netlist (e.g., the sequential cells are scan replaced) that does not meet determined optimization constraints. The novel subtractive system unscans selected cells until the area and/or timing constraints are met. A flag indicates whether nor not timing is considered. Selection for unscanning is based on a testability cell list (TCL) that ranks cells by their degree of testability contribution; those cells with low degrees of testability are unscanned first. The additive process receives an unscanned netlist (original design) and scan replaces cells, using the TCL ranked list until optimization (e.g., area and/or timing) constraints of the design are violated. A flag indicates whether nor not timing is considered. The additive system iterates through the TCL list with the cells offering the most contribution for testability scan replaced first.
申请公布号 US5696771(A) 申请公布日期 1997.12.09
申请号 US19960649788 申请日期 1996.05.17
申请人 SYNOPSYS, INC. 发明人 BEAUSANG, JAMES;WAGNER, KENNETH;WALKER, ROBERT
分类号 G01R31/3185;(IPC1-7):G01R31/28 主分类号 G01R31/3185
代理机构 代理人
主权项
地址