发明名称 Compensated delay locked loop timing vernier
摘要 A timing vernier produces a set of timing signals of similar frequency and evenly distributed in phase by passing an input reference clock signal through a succession of delay stages, each stage providing a similar signal delay. A separate one of the timing signals is produced at the output of each delay stage. The reference clock signal and timing signal output of the last delay stage are supplied as inputs to a phase lock controller through separate adjustable first and second delay circuits. The phase lock controller controls the delay of all stages so that the timing signal output of the last stage is phase locked to the reference clock. In accordance with the invention, the delays of the first and second delay circuits are adjusted to compensate for controller phase lock error.
申请公布号 US5684421(A) 申请公布日期 1997.11.04
申请号 US19950542518 申请日期 1995.10.13
申请人 CREDENCE SYSTEMS CORPORATION 发明人 CHAPMAN, DOUGLAS J.;CURRIN, JEFFREY D.
分类号 G01R31/319;H03K5/13;H03K5/135;H03L7/00;H03L7/081;(IPC1-7):H03K5/13;H03K5/26 主分类号 G01R31/319
代理机构 代理人
主权项
地址