发明名称 Frequency synthesizer having PLL receiving filtered output of DDS
摘要 A frequency synthesizer includes a phase adder, a read only memory, a D/A converter, a bandpass filter, a low-pass filter, a phase comparator, a loop filter, a voltage controlled oscillator, and a frequency divider. The phase adder adds frequency setting data and output data of a plurality of bits every input clock to set the addition result as new output data. The read only memory outputs sine wave data on the basis of the output data from the phase adder. The D/A converter D/A-converts the sine wave data from the read only memory. The bandpass filter (particularly a switched capacitor filter) receives an output from the D/A converter and has a pass frequency which changes in accordance with the reference frequency of an output sine wave signal. The low-pass filter removes a high-frequency component from an output from the bandpass filter. The phase comparator compares the phase of an output from the low-pass filter with the phase of a frequency-divided output of the sine wave signal. The loop filter smooths an output from the phase comparator. The voltage controlled oscillator outputs the sine wave signal using an output from the loop filter as a control voltage. The frequency divider frequency-divides an output from the voltage controlled oscillator to output a result to the phase comparator.
申请公布号 US5673007(A) 申请公布日期 1997.09.30
申请号 US19960630124 申请日期 1996.04.10
申请人 NEC CORPORATION 发明人 KIRISAWA, AKIHIRO
分类号 H03L7/197;H03B21/00;H03B28/00;H03H19/00;H03L7/18;(IPC1-7):H03L7/06;H03L7/16 主分类号 H03L7/197
代理机构 代理人
主权项
地址