发明名称 Digital PLL circuit
摘要 In a digital PLL circuit, a DCO 3a comprising a full adder 33 and a delay circuit 34 accumulate a frequency control data N, to generate digital phase data ACC which periodically changes at a rate corresponding to the frequency control data N, a latch circuit 11 latches the digital phase data ACC with the aid of an input digital signal phi in, and outputs it as a digital phase difference signal PC, and a loop filter 2 removes components in an unwanted frequency band from the digital phase difference signal PC, to form the frequency control data which is applied to the digital control oscillator means. In the digital PLL circuit, the digital phase data ACC itself, being synchronized in phase with the input digital signal phi in, is periodically changed. <IMAGE>
申请公布号 EP0778675(A1) 申请公布日期 1997.06.11
申请号 EP19960117630 申请日期 1996.11.04
申请人 YAMAHA CORPORATION 发明人 MORISHIMA, MORITO
分类号 H03L7/06;H03L7/091;H03L7/095;H03L7/099 主分类号 H03L7/06
代理机构 代理人
主权项
地址