发明名称 Modular 64-bit integer adder
摘要 A high speed, compact low power integer adder unit for advanced microprocessors features modular construction, low gate count and a fast add time. A 64-bit implementation is characterized by a unique combination of dual rail logic circuits and dual carry select path within each of four 16-bit adder building blocks to achieve a one gate delay increment for each additional 16-bit adder building block after the first. Each of the 16-bit adder building blocks are composed of modules that receive four of sixteen bits of the operands, and each of the modules are comprised of submodules. The submodules are in turn comprised of dual rail logic circuits with a dual carry select path so as to constitute a nested carry select architecture wherein the nesting of the dual carry select path extends from submodules to a module and from modules to a basic building block. The dual carry select paths are optimized both internal to the submodules and modules and at the submodule and module boundaries to achieve a minimum gate delay number.
申请公布号 US5636157(A) 申请公布日期 1997.06.03
申请号 US19940317073 申请日期 1994.10.03
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 HESSON, JAMES H.;ESPY, STEVEN C.
分类号 G06F7/50;G06F7/507;(IPC1-7):G06F7/50 主分类号 G06F7/50
代理机构 代理人
主权项
地址