发明名称 Apparatus for disabling and re-enabling access to IC test functions
摘要 A test-mode latching circuit residing on an integrated circuit with test circuitry and operational circuitry has an enable state and a disable state. In the enable state, a test key is able to be latched so as to trigger a test mode. In the disable state test key inputs are not latched, and thus, test modes are not entered. Initially the circuit is readily enabled so that the IC can be tested upon fabrication. The circuit is locked in a disable state before external sale. A re-enable circuit is present to preclude inadvertent switching of the latching circuit back into the enable state during customer operation. Safeguards are implemented to avoid inadvertently re-enabling the latching circuit. To re-enable the latching circuit, an out-of-spec voltage is applied to an anti-fuse capacitor or programmable logic circuit while an out-of-spec voltage of the same or another signal is detected at a field device. In one embodiment, the state switches to the enable state in response to the out-of-spec voltage. In alternative embodiments, an additional or subsequent signal, such as a prescribed clock pattern, occurs before the first circuit switches to the enable state.
申请公布号 US5627478(A) 申请公布日期 1997.05.06
申请号 US19950498823 申请日期 1995.07.06
申请人 MICRON TECHNOLOGY, INC. 发明人 HABERSETZER, DARYL L.;KURTH, CASEY R.;MULLARKEY, PATRICK J.;GRAALUM, JASON E.
分类号 G01R31/28;G01R31/317;(IPC1-7):G01R31/28 主分类号 G01R31/28
代理机构 代理人
主权项
地址