发明名称 Clocking mechanism for delay, short path and stuck-at testing
摘要 In a level sensitive scan design (LSSD) circuit embodiment for testing the behavior of logic circuits, a mechanism is provided for generating a skewed load of data into a set of shift register scan string latches. The nature of the input scan string assures that a certain number of 0 to 1 or 1 to 0 transitions occurs as an input to the block of logic being tested. Furthermore, a mechanism for delaying by one system clock cycle time the capture of information from the logic block in a second shift register scan string provides a mechanism for testing for the occurrence of short paths and long paths while preserving testability for stuck-at faults. Furthermore, all of these advantages are achieved without impacting the traditional stuck-fault test capabilities of the level sensitive scan design methodology.
申请公布号 US5617426(A) 申请公布日期 1997.04.01
申请号 US19950393511 申请日期 1995.02.21
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 KOENEMANN, BERND K. F.;MCANNEY, WILLIAM H.;SHULMAN, MARK L.
分类号 G01R31/28;G01R31/3185;G06F11/22;(IPC1-7):H04B17/00 主分类号 G01R31/28
代理机构 代理人
主权项
地址