发明名称 Sample and hold flip-flop for CMOS logic
摘要 A sample and hold flip-flop that includes a clock buffer circuit responsive to a first clock signal for producing a second clock signal and a third clock signal, wherein the second clock is delayed inverted replica of the first clock and wherein the third clock is a delayed inverted replica of the second clock signal; a CMOS inverter having an input and an output, wherein the output of said CMOS inverter forms the output of the sample and hold flip-flop; a first MOS transistor of a first type having a gate terminal connected to the first clock signal and a drain terminal connected to the input of the CMOS inverter; a second MOS transistor of the first type having a gate terminal connected to the second clock signal and a drain terminal being connected to the source terminal of the first MOS transistor of the first type; a first MOS transistor of a second type having a gate terminal connected to the second clock signal and a drain terminal connected to the input of the CMOS inverter; a second MOS transistor of the second type having a gate terminal connected to the third clock signal and a drain terminal connected to the source terminal of the first MOS transistor of the second type; and wherein the source terminal of the second MOS transistor of the first type and the source terminal of the second MOS transistor of the second type are connected together to form an input of the sample and hold flip-flop.
申请公布号 US5576645(A) 申请公布日期 1996.11.19
申请号 US19950465669 申请日期 1995.06.05
申请人 HUGHES AIRCRAFT COMPANY 发明人 FARWELL, WILLIAM D.
分类号 G11C27/02;H03K3/356;H03K17/687;(IPC1-7):G11C27/02 主分类号 G11C27/02
代理机构 代理人
主权项
地址