发明名称 Mask-programmed integrated circuits having timing and logic compatibility to user-configured logic arrays
摘要 Method and apparatus for producing mask-configured integrated circuits which are pin, logic, and timing compatible substitutes for user-configured logic arrays, without the need for logic or timing simulations of the mask-configured circuit design. Scan testing networks of test blocks and modified flip flops are included in the mask-configured substitutes to test functionality. Logic compatibility to the user-configured logic array (an FPGA) is preserved by clustering together in the mask-configured integrated circuit (a gate array) all of the logic gates which perform the functions of a particular FPGA logic block. Moreover, only those FPGA logic gates or functions which are used are replicated in the gate array, to conserve chip area. Test blocks are inserted in the gate array only where needed, i.e. at the output of any function generator that has connections external to the configurable logic block, and all flip flops are modified to also function as test blocks in a test mode. All logic blocks along asynchronous data paths in the FPGA are timing matched by delay elements in the mask-programmed substitute to preserve timing compatibility to the FPGA.
申请公布号 US5550839(A) 申请公布日期 1996.08.27
申请号 US19930030981 申请日期 1993.03.12
申请人 XILINX, INC. 发明人 BUCH, KIRAN B.;LAW, EDWIN S.;CHU, JAKONG J.
分类号 G06F11/22;G01R31/3185;G06F11/26;G06F17/50;H01L21/82;(IPC1-7):G01R31/28 主分类号 G06F11/22
代理机构 代理人
主权项
地址