发明名称 Zero latency synchronized method and apparatus for system having at least two clock domains
摘要 A method and apparatus for implementing a zero latency synchronizer that permits the reliable transfer of data between clock domains by placing a metastability delay in the clock path. The zero latency synchronizer for synchronizing a signal from a first clock domain to a second clock domain is formed from a clock regenerator circuit and input and output master slave flip flops. The clock regenerator receives a first clock from the first clock domain and a second clock from the second clock domain and generates first and second regenerated clock signals. The first and second regenerated clock signals are formed in a manner that guarantees that the first and second regenerated clocks, in conjunction with the first and second clocks, can be used to control the input and output master slave flip flops and thereby pass data reliably from one clock domain to the other without delay. The master and the slave of the input flip flop are controlled respectively by the first clock domain clock and by the first regenerated clock. In turn, the master and slave of the output flip flop are respectively controlled by the second regenerated clock and by the second clock domain clock. A signal to be transferred from the first clock domain to the second clock domain is input to the master of the input flip flop. The output from the slave of the input flip flop is provided as input to the master of the output flip flop.
申请公布号 US5548620(A) 申请公布日期 1996.08.20
申请号 US19940230489 申请日期 1994.04.20
申请人 SUN MICROSYSTEMS, INC. 发明人 ROGERS, ALAN C.
分类号 G06F13/42;G06F1/12;G06F11/16;H04L7/00;(IPC1-7):H04L7/00 主分类号 G06F13/42
代理机构 代理人
主权项
地址
您可能感兴趣的专利