发明名称 Multi-protocol packet framing over an isochronous network
摘要 An integrated circuit has an isochronous network port for receiving isochronous information from an isochronous network. To allow the integrated circuit to receive information packaged in accordance with two different packaging protocols (for example, HDLC and ATM), the integrated circuit includes a first framer/deframer circuit for deframing information packaged in accordance with a first packaging protocol (for example, HDLC) and a second framer/deframer circuit for deframing information packaged in accordance with a second packaging protocol (for example, ATM). A circuit switch is provided to cause incoming data to be deframed by the appropriate framer/deframer circuit depending on which slot of the network frame contained the information. Once deframed, a buffer manager controls storing of the information in a circular ring buffer in an external memory. A device residing on a host bus coupled to the integrated circuit may then read the information from the circular ring buffer via a parallel bus port of the integrated circuit. Information may also pass in the opposite direction from the parallel bus port, through a buffer memory port to the buffer memory, and from the buffer memory through the buffer memory port, through an appropriate framer/deframer circuit, through the isochronous network port, and onto the network.
申请公布号 US5533018(A) 申请公布日期 1996.07.02
申请号 US19940361603 申请日期 1994.12.21
申请人 NATIONAL SEMICONDUCTOR CORPORATION 发明人 DEJAGER, GREGORY L.;SWENSON, ERIK R.
分类号 H04L12/56;H04L29/06;H04L29/08;H04Q11/04;(IPC1-7):H04L12/52 主分类号 H04L12/56
代理机构 代理人
主权项
地址