发明名称 System and method for verifying a hierarchical circuit design
摘要 A computer-based system and method is provided for building a representation of a hierarchical circuit design and component intrusions for the components making up the circuit design, as well as for verifying a design so-represented. For a subject hierarchical circuit design, a VLSI circuit design component representing a leaf design entity is isolated. A set of locations in the design where the component appears is determined. These locations represent unique instances of the leaf design entity. A set of links is associated with the VLSI circuit design component and the locations. The links connect various ones of the locations to one another to denote placement of the component within the hierarchical circuit design. To complete the representation, a set of instance counts is computed, one instance count for each location in the design where the component is represented. Each instance count denotes the number of instances of the component represented at the location with which the instance count is associated. Additional features of the invention include applicability to numerous types of design components (e.g., devices, nets, microprocessors, resistors), correspondence between each node of the inverse layout graph and a unique placement in the hierarchical circuit design, and the ability to determine intrusions according to any measure of proximity.
申请公布号 US5528508(A) 申请公布日期 1996.06.18
申请号 US19930019971 申请日期 1993.02.19
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 RUSSELL, PHILIP J.;WEINERT, GLENWOOD S.
分类号 G06F17/50;(IPC1-7):H01L21/98 主分类号 G06F17/50
代理机构 代理人
主权项
地址