发明名称 Error variance processing equipment for display device
摘要 Coupled to an error variance circuit 11 is an emission luminance characteristic acquisition circuit 20 that counts up, at a display number counter 21, the display number in the single or plural frames of the respective bits of image data by the counters, M in number, corresponding to said bits, then solves for display area percentage (Sk) dividing, at a display area percentage operation part 22, the display dot number as counted at a display number counter 21, by total dot number, and acquires the luminance deviation characteristic for each bit by means of an emission luminance deviation characteristic measuring part 24. The luminance deviation thus obtained is renewed for each frame and transferred to the error variance circuit 11, and processed for error variance on the basis of the emission luminance characteristic to be output at PDP. At low level, on the other hand, the luminance deviation is rendered either fixed type luminance deviation or emission luminance level more or less higher than the actual one to reduce the diffusion noise particularly at the low level image portion thereby obtaining a more natural image. <IMAGE>
申请公布号 AU3308395(A) 申请公布日期 1996.04.18
申请号 AU19950033083 申请日期 1995.10.05
申请人 FUJITSU GENERAL LIMITED 发明人 JUNICHI ONODERA;MASAMICHI NAKAJIMA;ASAO KOSAKAI;MASAYUKI KOBAYASHI;HAYATO DENDA;SEIJI MATSUNAGA
分类号 G09G3/20;G09G3/28 主分类号 G09G3/20
代理机构 代理人
主权项
地址