发明名称
摘要 A moat is preferably created in a region of an insulation layer on a wafer that will be destroyed when the wafer is cut. The integrated circuit includes a first metal pattern in an active region and a second metal pattern on the moat island. An insulating layer is conformally deposited and chemical-mechanical polishing is performed thereon. The polish rate above the second metal pattern is significantly higher than above the first metal pattern. Polishing is monitored and ended when the second metal pattern is exposed, achieving planarization of the top surface in the active region of the integrated circuit. Monitoring may be visual or electrical. For visual monitoring, the second metal pattern preferably comprises a visually noticeable metal in relation to the insulating layer.
申请公布号 JPH0831434(B2) 申请公布日期 1996.03.27
申请号 JP19930255579 申请日期 1993.10.13
申请人 发明人
分类号 B24B49/04;H01L21/304;H01L21/3105;H01L21/66;H01L23/544;H05K3/26;(IPC1-7):H01L21/304 主分类号 B24B49/04
代理机构 代理人
主权项
地址