发明名称 Real-time implementation of a 8Kbps CELP coder on a DSP pair
摘要 A codec uses low cost digital signal processors (DSPs) to implement the codebook excited linear prediction (CELP) algorithm. The flexible architecture provides a platform for implementing a family of CELP codecs. In a specific example, an 8 Kbps CELP codec is partitioned into parallel tasks for real time implementation on dual DSPs with flexible intertask communication, prioritization and synchronization with asynchronous transmit and receive frame timings. The two DSPs are used in a master-slave pair. Each DSP has its own local memory. The DSPs communicate to each other through interrupts. Messages are passed through a dual port RAM. Each dual port RAM has separate sections for command-response and for data.
申请公布号 US5491771(A) 申请公布日期 1996.02.13
申请号 US19930037193 申请日期 1993.03.26
申请人 HUGHES AIRCRAFT COMPANY 发明人 GUPTA, PRABHAT K.;LAMKIN, ALLAN;KEPLEY, III, WALTER R.
分类号 G10L19/12;(IPC1-7):G10L3/02;G10L9/00 主分类号 G10L19/12
代理机构 代理人
主权项
地址