发明名称 Versatile reconfigurable matrix based built-in self-test processor for minimizing fault grading
摘要 A built-in self-test circuitry includes a design under test and a self-test processor. Included within the design under test is a plurality of scan row registers. The self-test processor includes a command processing section and a signal generating section. The command processing section receives information which indicates the configuration of the scan row registers. The signal generating section generates control signals which control the built-in self-testing of the circuit. The control signals are based on the information received by the command processing section. In the preferred embodiment, the command processing section includes a shift section, a load section, and a signature section. The shift section receives information which indicates a number of bits in each scan row register. The load section receives information which indicates a number of loads into the scan row registers. The signature section receives information which indicates a bit length of signature registers used to generate a checksum. The signature section additionally receives information which indicates a number of scan row registers.
申请公布号 US5485467(A) 申请公布日期 1996.01.16
申请号 US19930127270 申请日期 1993.09.24
申请人 VLSI TECHNOLOGY, INC. 发明人 GOLNABI, HABIBOLLAH
分类号 G01R31/3185;(IPC1-7):G06F11/267;G01R31/318;G06F11/27 主分类号 G01R31/3185
代理机构 代理人
主权项
地址