发明名称 Computer system which overrides write protection status during execution in system management mode
摘要 A memory controller which makes maximum use of any processor pipelining and runs a large number of cycles concurrently. The memory controller can utilize different speed memory devices at their desired optimal speeds. The functions are performed by a plurality of simple, interdependent state machines, each responsible for one small portion of the overall operation. As each state machine reaches has completed its function, it notifies a related state machine that it can now proceed and proceeds to wait for its next start or proceed indication. The next state machine operates in a similar fashion. The state machines responsible for the earlier portions of a cycle have started their tasks on the next cycle before the state machines responsible for the later portions of the cycle have completed their tasks. The memory controller is logically organized as three main blocks, a front end block, a memory block and a host block, each being responsible for interactions with its related bus and components and interacting with the various other blocks for handshaking. The memory controller operates in system management mode to override any write protect status of memory so that the SMRAM can be located in the main memory space and be write protected during normal operations but be full usable during system management mode.
申请公布号 US5475829(A) 申请公布日期 1995.12.12
申请号 US19930034525 申请日期 1993.03.22
申请人 COMPAQ COMPUTER CORP. 发明人 THOME, GARY W.
分类号 G06F9/38;G06F1/32;G06F12/14;G06F13/16;(IPC1-7):G06F12/14 主分类号 G06F9/38
代理机构 代理人
主权项
地址