发明名称
摘要 During a data-clearing operation, while maintaining in the OFF state the transfer gate transistors in each of the static type memory cells associated with at least one column, the source of one of two drive transistors incorporated in the memory cell is set to a high potential level, and the source of the other drive transistor to a low level. As a result, the clearing operation is performed to a minimum of 1 column in the memory cell matrix. Due to the arrangement of the memory device, no address-selecting operation is required for selecting a memory cell during the clearing operation. Moreover, the clearing operation is carried out in a minimum unit of 1 column in the memory cell matrix. Consequently, the processing time for the clearing operation is reduced. Furthermore, the DC current flowing during the clearing operation is reduced, since the transfer gate transistor in the memory cell is maintained in the OFF state during the clearing operation, with the result that the power consumption is lowered.
申请公布号 JPH07111824(B2) 申请公布日期 1995.11.29
申请号 JP19860298395 申请日期 1986.12.15
申请人 发明人
分类号 G11C11/41;G11C7/20;G11C11/401;G11C11/419 主分类号 G11C11/41
代理机构 代理人
主权项
地址