发明名称 Minimum charge FET fabricated on an ultrathin silicon on sapphire wafer
摘要 A process is disclosed for preparing a silicon-on-sapphire wafer suited for fabrication of fully depleted field effect transistors. A fully depleted field effect transistor (FET) which has minimum parasitic charge in the conduction channel and a process to make same are described. The device is made in and relies on the silicon layer on sapphire which has minimal charge intentionally introduced into the conduction channel. Both N-type and P-type transistors are described. Methods for defining threshold voltage are also described. Specific examples of the devices are presented including specific materials selections for threshold voltage options. Manufacturing processes are described, including a preferred embodiment based on ultra thin silicon on sapphire. The devices can be fabricated using conventional silicon techniques; both silicided and non-silicided versions are presented. Advantages include threshold voltages determined by fundamental material properties; high performance devices due to reduced carrier scattering, low transverse electric fields and elimination of the body effect; threshold voltages virtually independent of temperature; simplicity of modeling due to reduction or elimination of parasitic effects; device and process simplicity; ease of scaling and an option for inherently symmetric threshold voltages for N-channel and P-channel MOSFETs (i.e. |Vtn|=|Vtp|).
申请公布号 US5416043(A) 申请公布日期 1995.05.16
申请号 US19930090400 申请日期 1993.07.12
申请人 PEREGRINE SEMICONDUCTOR CORPORATION 发明人 BURGENER, MARK L.;REEDY, RONALD E.
分类号 H01L21/02;H01L21/20;H01L21/762;H01L27/11;H01L27/12;H01L29/786;(IPC1-7):H01L21/76 主分类号 H01L21/02
代理机构 代理人
主权项
地址