发明名称 Quiescent current testing of dynamic logic systems
摘要 A system and method for quiescent current testing of dynamic logic circuitry. Nodes shorted to ground are detected during a dynamic pre-charge state. Nodes shorted to a power supply potential are detected by driving all nodes of interest to ground during a dynamic evaluation phase. Nodes of interest are driven to ground directly by one additional transistor per node or indirectly by logical propagation from upstream nodes. As a result, only two current measurements are needed for all shorted node faults, even for pipelined systems with multiple clocks. There is no need for input test signal sequences and no need for signal propagation to outputs for detection. Specific embodiments are provided for single-rail logic, single-rail pipelined systems, dual-rail logic and dual-rail pipelined systems. For single-rail pipelined systems, optional transistors between stages enable preservation of logical states during testing. For dual-rail logic, storage nodes and static nodes are forced to a logical state that is not possible during normal operation. For pipelined dual-rail logic, testing of alternate stages inherently preserves the logical state of the system during testing.
申请公布号 GB9425780(D0) 申请公布日期 1995.02.22
申请号 GB19940025780 申请日期 1994.12.21
申请人 HEWLETT-PACKARD COMPANY 发明人
分类号 G01R31/26;G01R31/30;G01R31/317;H01L21/66 主分类号 G01R31/26
代理机构 代理人
主权项
地址