发明名称 On-chip, On-line-Wechselstrom und Gleichstromfehlererkennungssystem für Taktbaum.
摘要 A test circuit for producing a "fail" signal if a clock path driver circuit develops an AC or DC defect. In the simplest embodiment, this test circuit comprises a time delay block for providing a delayed clock signal and its complement, with a delay that exceeds the signal propagation time through the clock receiver and driver; a latch which, in one embodiment, is clocked by the complement of the delayed clock signal to receive the drive signal and to generate pulses which do not overlap in time with the pulses of the delayed clock signal during normal circuit operation; and a gate for detecting such a pulse overlap and for generating an error signal to indicate an AC or DC fault. This circuit effectively detects AC faults at one edge of the clock pulse and one type of DC fault. In a further embodiment of the present invention, this circuit can be combined with a complementary circuit to detect AC faults at both edges of the clock pulse. In a preferred embodiment, the present test circuit is used with a plurality clock trees on a chip, and all of the error signals from these test circuits are combined to form a single chip error signal.
申请公布号 DE3889140(T2) 申请公布日期 1994.11.17
申请号 DE19883889140T 申请日期 1988.01.15
申请人 INTERNATIONAL BUSINESS MACHINES CORP., ARMONK, N.Y., US 发明人 JOHANSSON, GEORGE THOMAS, LOS ANGELES CALIFORNIA 90024, US;JOHANSSON, MAUREEN BARBARA, LOS ANGELES CALIFORNIA 90024, US
分类号 G06F11/22;G01R31/30;G06F1/04;G06F1/06;G06F11/16;(IPC1-7):G06F11/16;G06F11/00;G06F1/10 主分类号 G06F11/22
代理机构 代理人
主权项
地址