发明名称 FDDI network test adaptor error injection circuit
摘要 An apparatus for injecting errors into a FDDI token ring network is disclosed. The error injection scheme operates by fooling a FORMAC into thinking it sent a real frame of data. This is done by using two RAM buffers. The RAM buffer normally accessed by the RBC/DPC becomes a SHADOW RAM during error injection operation. A dummy frame is loaded into the shadow RAM in order to fool the FORMAC. This data is just like the data that would be used if sending a normal frame, with the restriction that it must be shorter than the error injection data. The other buffer, the error injection RAM, contains the error injection frame. The error injection data is sent out to the media by switching a multiplexor. When the FORMAC is done transmitting the data, the multiplexor is switched back to the normal mode. Thus, the FORMAC is unaware of what happened and the token ring remains operational.
申请公布号 US5363379(A) 申请公布日期 1994.11.08
申请号 US19920876835 申请日期 1992.04.30
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ECKENRODE, THOMAS;STAUFFER, DAVID R.;STEMPSKI, REBECCA
分类号 G06F11/26;G06F11/267;H04L12/26;H04L12/433;(IPC1-7):G06F11/00 主分类号 G06F11/26
代理机构 代理人
主权项
地址