发明名称 Fully pipelined and highly concurrent memory controller.
摘要 <p>A memory controller which makes maximum use of any processor pipelining and runs a large number of cycles concurrently. The memory controller can utilize different speed memory devices and run each memory device at its desired optimal speed. The functions are performed by a plurality of simple, interdependent state machines, each responsible for one small portion of the overall operation. As each state machine reaches has completed its function, it notifies a related state machine that it can now proceed and proceeds to wait for its next start or proceed indication. The next state machine operates in a similar fashion. The state machines responsible for the earlier portions of a cycle have started their tasks on the next cycle before the state machines responsible for the later portions of the cycle have completed their tasks. The memory controller is logically organized as three main blocks, a front end block, a memory block and a host block, each being responsible for interactions with its related bus and components and interacting with the various other blocks for handshaking. The memory controller utilizes differing speed memory devices, such as 60 ns and 80 ns, on an individual basis, with each memory device operating at its full designed rate. The speed of the memory is stored for each 128 kbyte block of memory and used when the memory cycle is occurring to redirect a state machine, accomplishing a timing change of the memory devices. &lt;IMAGE&gt;</p>
申请公布号 EP0617365(A1) 申请公布日期 1994.09.28
申请号 EP19940302014 申请日期 1994.03.22
申请人 COMPAQ COMPUTER CORPORATION 发明人 LANDRY, JOHN A.;SANTELER, PAUL A.;THOME, GARY W.;BONELLA, RANDY M.;COLLINS, MICHAEL J.
分类号 G06F12/00;G06F12/06;G06F13/16;(IPC1-7):G06F13/16 主分类号 G06F12/00
代理机构 代理人
主权项
地址