发明名称 Power-up reset override architecture and circuit for flash memory
摘要 A reset circuit in a system comprising a microprocessor coupled to a flash memory by a system bus. The reset circuit has a reset signal generation circuit, a sleep signal generation circuit and a reset override signal generation circuit. The reset signal generation circuit generates a reset signal when power is applied to the flash memory. The reset signal causes the flash memory to enter a predetermined reset state. The sleep signal generation circuit is coupled to the reset signal generation circuit. The sleep signal generation circuit generates a sleep signal. The sleep signal causes the reset signal generation circuit to enter an energy saving sleep mode when the flash memory is placed in the sleep mode. The reset signal causes the sleep signal generation circuit to reset and suppress generation of the sleep signal. The reset override signal generation circuit is coupled to the reset signal generation circuit. The reset override signal is generated during power-up. The reset override signal forces the reset signal generation circuit to generate the reset signal during power-up even if the reset signal generation circuit is receiving the sleep signal. The reset signal override circuit draws substantially no power when the flash memory is placed in the sleep mode.
申请公布号 US5345424(A) 申请公布日期 1994.09.06
申请号 US19930085640 申请日期 1993.06.30
申请人 INTEL CORPORATION 发明人 LANDGRAF, MARC
分类号 G11C5/14;G11C7/22;(IPC1-7):G11C8/00 主分类号 G11C5/14
代理机构 代理人
主权项
地址