发明名称 Semiconductor fabrication technique using local planarization with self-aligned transistors
摘要 A CMOS integrated circuit fabrication technique for forming self-aligned transistors combined with local planarization in the vicinity of the transistors so as to allow local interconnects which are free of bridging, have good continuity over the planarized topography and are compatible with the self-alignment schemes, hence conserving chip real estate. The technique is compatible with planarization schemes using BPSG, BPTEOS, SOG or CMP. After formation of self-aligned insulated transistor gates and active transistor regions, the integrated circuit structure is planarized by formation of an oxide layer and a reflowed overlying glass layer. The glass layer is etched back to planarize the surface. Using a buried contact mask the remaining portions of the glass layer and underlying oxide layer are removed in the area of the buried contact only. In one version (prior to formation of the oxide layer and glass layer) a polysilicon "landing pad" is formed on the substrate at the buried contact location so as to allow more effective etching at the exact location of the buried contact.
申请公布号 US5340774(A) 申请公布日期 1994.08.23
申请号 US19930013466 申请日期 1993.02.04
申请人 PARADIGM TECHNOLOGY, INC. 发明人 YEN, TING-PWU
分类号 H01L21/3205;H01L21/768;H01L21/8238;H01L27/092;(IPC1-7):H01L21/283 主分类号 H01L21/3205
代理机构 代理人
主权项
地址