发明名称 N-channel clamp for ESD protection in self-aligned silicided CMOS process
摘要 An ESD protection device is formed in an integrated circuit by an N-channel grounded-gate transistor. This protection device has a polysilicon gate, just as other P- and N-channel transistors in the integrated circuit device, but the siliciding of the protection device is controlled so that adverse effects of ESD events are minimized. There are no silicide areas created on top of the polysilicon gate of the protection device, nor on the source/drain regions near the gate and self-aligned with the gate, as there is for other transistors made by the CMOS process. The siliciding of the protection transistor near the gate is prevented by using a deposited oxide layer as a mask, and this oxide layer is also used to create sidewall spacers for the transistor gates. The sidewall spacers are used in creating self-aligned silicided areas over the source/drain regions, self-aligned with the gates, for all P- and N-channel transistors except the protection transistors. A standard process for making CMOS integrated circuits having self-aligned silicided source/drain areas may be used, with the addition of only one non-critical masking step to block the siliciding of protection transistors.
申请公布号 US5262344(A) 申请公布日期 1993.11.16
申请号 US19910661707 申请日期 1991.02.26
申请人 DIGITAL EQUIPMENT CORPORATION 发明人 MISTRY, KAIZAD R.
分类号 H01L27/02;H01L29/45;(IPC1-7):H01L21/336;H01L21/72 主分类号 H01L27/02
代理机构 代理人
主权项
地址