发明名称 Multiprocessor communications register providing complete access in a full access mode, and mapped access in a partial access mode
摘要 In a multiprocessor system, a communication register is partitioned into groups of word storage locations and one of the groups is further partitioned into subgroups associated respectively with the processors. An access controller accesses any groups of the communication register when a system program is being processed and accesses one of the subgroup when a user program is being processed. A write controller is responsive to a test & set instruction of first occurrence from a common bus for assembling a lock work with a data word, a control field and a counter field containing a variable count. The control field of the lock word is set to a first binary state when it is assembled and reset to a second binary state when deassembled. In response to a load instruction from the common bus, either the data word from the bus or lock word is stored into a specified storage area of a communication register. A read controller reads contents of an addressed location of the communication register onto the common bus in response to a save instruction. Test & set instruction of a subsequent occurrence causes the variable count in the stored lock word to be decremented as long as the control field remains set to the first binary state. When the count reduces to zero, a signal is applied to the common bus indicating the occurrence of a dead lock.
申请公布号 US5261108(A) 申请公布日期 1993.11.09
申请号 US19920995907 申请日期 1992.12.22
申请人 NEC CORPORATION 发明人 HAYASHI, HIDEO;MOCHIZUKI, ATSUO;KOBAYASHI, RYUJI;KUMAMOTO, CHIAKI;KOKUBU, REIKO
分类号 G06F9/46;G06F13/362;G06F15/167;(IPC1-7):G06F13/14;G06F12/06 主分类号 G06F9/46
代理机构 代理人
主权项
地址