发明名称 MULTI-PROCESSOR COMPUTER SYSTEMS HAVING SHARED MEMORY AND PRIVATE CACHE MEMORIES
摘要 Multi-processor systems are often implemented using a common system bus as the communication mechanism between CPU, memory, and I/O adapters. It is also common to include features on each CPU module, such as cache memory, that enhance the performance of the execution of instructions in the CPU. Many architectures require that the hardware employ a mechanism by which the data in the individual CPU cache memories is kept consistent with data in main memory and with data in other cache memories. One such method involves each CPU monitoring transactions on the system bus, and taking appropriate action when a transaction appears on the bus which would render data in the CPU's cache incoherent. If the CPU uses queues to hold records of incoming transaction information until it can service them, the bus interface must guarantee that the queued items are processed by the cache in the correct order. If this is not done, certain types of shared data protocols fail to operate correctly. The present invention describes a method by which hardware can guarantee the serialization of transactions requiring service by the CPU cache. The serialization method described guarantees that shared memory protocols operate correctly.
申请公布号 CA1322058(C) 申请公布日期 1993.09.07
申请号 CA19890603889 申请日期 1989.06.26
申请人 DIGITAL EQUIPMENT CORPORATION 发明人 CALLANDER, MICHAEL A.;UHLER, G. MICHAEL;DURDAN, W. HUGH
分类号 G06F12/08;G06F15/16;G06F15/177 主分类号 G06F12/08
代理机构 代理人
主权项
地址
您可能感兴趣的专利