发明名称 HIGH AVAILABILITY CACHE MEMORY
摘要 HIGH AVAILABILITY CACHE MEMORY A high availability set associative cache memory for use as a buffer between a main memory and a central processing unit includes multiple sets of cache cells contained in two or more cache memory elements. Each of the cache cells includes a data field, a tag field and a status field. The status field includes a force bit which indicates a defective cache cell when it is set. Output from a cache cell is suppressed when its force bit is set. The defective cache cell is effectively mapped out so that data is not stored in it. As long as one cell in a set remains operational, the system can continue operation. The status field also includes an update bit which indicates the update status of the respective cache cell. Replacement selection logic examines the bit pattern in all the cache cells in a set and selects a cache cell to be replaced using a first-in first-out algorithm. The state of the update bit is changed each time the data in the respective cache cell is replaced unless the cache cell was modified on a previous store cycle.
申请公布号 CA1320285(C) 申请公布日期 1993.07.13
申请号 CA19910616246 申请日期 1991.12.05
申请人 PRIME COMPUTER, INC. 发明人 LEFSKY, BRIAN;NATUSCH, MARY E.
分类号 G06F11/00;G06F11/10;G06F11/20;G06F12/08;G06F12/12;G06F12/16 主分类号 G06F11/00
代理机构 代理人
主权项
地址