发明名称 INPUT/OUTPUT SYSTEM FOR PARALLEL PROCESSING ARRAYS
摘要 A massively parallel processor includes an array of processor elements (20), of PEs, and a multi-stage router interconnection network (30), which is used both for I/O communications and for PE to PE communications. The I/O system (10) for the massively parallel processor is based on a globally shared addressable I/O RAM buffer memory (50) that has address and data buses (52) to the I/O devices (80, 82) and other address and data buses (42) which are coupled to a router I/O element array (40). The router I/O element array is in turn coupled to the router ports (e.g. S2-0-X0) of the second stage (430) of the router interconnection network. The router I/O array provides the corner turn conversion between the massive array of router lines (32) and the relatively few buses (52) to the I/O devices.
申请公布号 AU3226893(A) 申请公布日期 1993.06.28
申请号 AU19930032268 申请日期 1992.12.02
申请人 MASPAR COMPUTER CORPORATION 发明人 JOHN R NICKOLLS;WON S KIM;JOHN ZAPISEK;WILLIAM T BLANK
分类号 G06F15/173;G06F15/80 主分类号 G06F15/173
代理机构 代理人
主权项
地址
您可能感兴趣的专利