发明名称 PROGRAMMABLE INPUT/OUTPUT BUFFER CIRCUIT WITH TEST CAPABILITY
摘要 An integrated circuit having system logic with programmable elements, decoding logic coupled to the programmable elements for addressing the programmable elements and a plurality of input/output buffer circuits for passing signals between the system logic and the exterior of the integrated circuit through input/output terminals is disclosed. Each input/output buffer circuit comprises an output driver stage having an output terminal connected to an input/output terminal; and a plurality of cells, each cell having a multiplexer, a flip-flop connected to an output terminal of the first multiplexer for storing a signal from the first multiplexer, a latch connected to an output terminal of the first storing means for storing a signal from the first storing means, and a second multiplexer connected to an output terminal of the latch. The cells connected to each other and cells of other input/output buffer circuits from an output terminal of the flip-flop of one cell to a first input terminal of a first multiplexer of another cell for serial scanning of signals through the cells to test the system logic. Control lines are connected to the output terminals of the latch of the cells and to the decoding logic coupled to the programmable elements so that the programmable elements can be addressed for programming by serially scanning control signals through the cells.
申请公布号 US5221865(A) 申请公布日期 1993.06.22
申请号 US19910718677 申请日期 1991.06.21
申请人 CROSSPOINT SOLUTIONS, INC. 发明人 PHILLIPS, CHRISTOPHER E.;AHRENS, MICHAEL G.;NOLAN, III, JOSEPH G.;COOKE, LAURENCE H.
分类号 G01R31/28;H01L21/66;H01L21/82;H03K17/693;H03K19/00;H03K19/003;H03K19/0185;H03K19/173 主分类号 G01R31/28
代理机构 代理人
主权项
地址