发明名称 IMAGING AND GRAPHICS PROCESSING SYSTEM
摘要 The present invention provides a unified image and graphics processing system that provides both image and graphics processing at high speeds. The system includes a parallel vector processing unit, a graphics subsystem, a shared memory and a set of high-speed data buses for connecting all of the other components. Generally, the parallel vector processing unit includes a series of vector processors. Each processor includes a vector address generator for efficient generation of memory addresses for regular address sequences. In order to synchronize and control the vector processors' accesses to shared memory, the parallel vector processing unit includes shared memory access logic. The logic is incorporated into each vector processor. The graphics subsystem includes a series of polygon processors in a pipelined configuration. Each processor is connected in the pipeline by a first-in-first-out (FIFO) buffer for passing data results. Additionally, each polygon processor is connected to a local shared memory in which programm instructions and data are stored. The graphics subsystem also includes a device addressing mechanism for identifying a destination device using a tagged address. The shared memory, the parallel vector processor and the graphics subsystem also incorporate an abbreviated addressing scheme, which reduces the amount of information required to request sequential addresses from the shared memory.
申请公布号 WO9304429(A2) 申请公布日期 1993.03.04
申请号 WO1992US06737 申请日期 1992.08.12
申请人 BOARD OF REGENTS OF THE UNIVERSITY OF WASHINGTON 发明人 THOMAS, ALEXANDER;YONGMIN, KIM;PARK, HYUNWOOK;EO, KIL-SU;JONG, JING-MING
分类号 G06F12/02;G06F12/00;G06F12/06;G06F12/08;G06F15/80;G06T1/20;G06T1/60;G06T15/00 主分类号 G06F12/02
代理机构 代理人
主权项
地址
您可能感兴趣的专利