发明名称 High-speed and low-power consumption decoder unit implemented by emitter-coupled logic circuit.
摘要 <p>A decoder circuit is implemented by emitter coupled logic circuits, and comprises decoding stages (31 to 3n) respectively supplied with combinations of component bits, driver stages (41 to 4n) respectively associated with the decoding stages for driving capacitive loads (CP1 to CPn), and bypassing circuits (51 to 5n) coupled between the output terminals (OUT1 to OUTn) of the driver stages and a common constant current source (60), wherein each of the bypassing circuits is implemented by a bipolar transistor (Qb1 to Qbn) having a collector to emitter current path between the associated output terminal and the common constant current source and a base node coupled through a resistive element (R11 to R1n) with the associated output terminal so that discharge current flows through the collector to emitter current path until all the electric charges are evacuated from the capacitive load, thereby increasing operation speed. &lt;IMAGE&gt;</p>
申请公布号 EP0516331(A2) 申请公布日期 1992.12.02
申请号 EP19920304565 申请日期 1992.05.20
申请人 NEC CORPORATION 发明人 OHKAWA, SHI-ICHI
分类号 H03K19/013;H03K19/086;H03M7/00 主分类号 H03K19/013
代理机构 代理人
主权项
地址