发明名称 SYSTEM FOR DYNAMICALLY PROVIDING PREDICTED HIGH/SLOW SPEED ACCESSING MEMORY TO A PROCESSING UNIT BASED ON INSTRUCTIONS
摘要 A system (60) for predicting CPU addresses includes a CPU (34) connected by bus (62) to page mode address predicting circuit (64). The page mode address predicting circuit (64) is connected to memory arbitration circuits (66) by bus (68). The memory arbitration circuits (66) are connected to RAM (42) by address, data and control busses (44), (46) and (48). The CPU (34), page mode address predicting circuit (64) and the memory arbitration circuits 66 are contained in a microprocessor integrated circuit (32). The page mode predicting circuit 64 examines signals from the CPU (34) to be supplied to the data bus (46) at the time of a SYNC pulse. This operation results in examination of the first byte of a CPU instruction to determine how many of the following memory accesses will be able to be carried out in high speed mode. If it is determined that the next memory access will be able to be carried out in the high speed mode, then the next memory cycle is performed using a high speed access mode of the RAM (42), e.g. page mode access.
申请公布号 US5113511(A) 申请公布日期 1992.05.12
申请号 US19890360357 申请日期 1989.06.02
申请人 ATARI CORPORATION 发明人 NELSON, CRAIG;SOLIS, JAVIER;NEEDLE, DAVID L.
分类号 G06F12/02 主分类号 G06F12/02
代理机构 代理人
主权项
地址