发明名称 Wide bandwidth digital phase locked loop with reduced low frequency intrinsic jitter
摘要 A device (16) for reducing the intrinsic low frequency jitter within a Digital Phase lock loop (17). A Digital Phase lock loop high speed clock signal (4) is produced by a multistage oscillator (5), producing a plurality of identical frequency signals, each differing in phase. An adjust signal (18) generated by the Digital Phase lock loop output clock signal (3) causes an adjacent phase angle to be selected as the high speed clock signal (4), thereby reducing the period of the clock signal (4) and, in effect, accelerating the high speed clock signal (4). The current state of the selected phase and the appropriate selection of adjacent phase is monitored by a ten stage shift register (20-29), the presence of a "high bit" within a particular shift register block causing selection of the individual phase (6-15) which serves as the input to that particular shift register stage. An error correction circuit (40) detects the presence of more or less than a single high bit within the shift register stages (20- 29).
申请公布号 US5077529(A) 申请公布日期 1991.12.31
申请号 US19890382258 申请日期 1989.07.19
申请人 LEVEL ONE COMMUNICATIONS, INC. 发明人 GHOSHAL, SAJOL C.;RAY, DANIEL L.
分类号 H03L7/081;H03L7/085;H03L7/099;H03L7/18;H04J3/06;H04L7/033 主分类号 H03L7/081
代理机构 代理人
主权项
地址
您可能感兴趣的专利