发明名称 Checkpointing mechanism for fault-tolerant systems.
摘要 <p>A checkpointing mechanism implemented in a data processing system comprising a dual processor configuration gives the system a fault tolerance capability while minimizing the complexity of both the software and the hardware. The active and backup processors are coupled asynchronously with some hardware assist functions comprising a memory change detector which captures the memory changes in the memory of the active processor and a mirroring control circuit which causes the memory changes when committed by establish recovery point signals generated by the active processor to be dumped into the memory of the back up processor so that the backup processor can resume the operations of the active processor from the last established recovery point. The active and backup processors may each be connected to a dedicated memory and recovery point storing means, or to a memory including two dual sides shared by all the processors for storing data structures and recovery points. <IMAGE></p>
申请公布号 EP0441087(A1) 申请公布日期 1991.08.14
申请号 EP19900480021 申请日期 1990.02.08
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ALAIWAN, HAISSAM;BASSO, CLAUDE;CALVIGNAC, JEAN;COMBES, JACQUES;KERMAREC, FRANCOIS;PAUPORTE, ANDRE
分类号 G06F11/14;G06F11/20;G06F15/16 主分类号 G06F11/14
代理机构 代理人
主权项
地址