发明名称 Reconfigurable signal processor
摘要 An interconnection scheme among the processing elements ("PEs") of a multiprocessor computing architecture realizes, through PE reconfiguration, both fault tolerance and a wide variety of different processing topologies including binary trees and linear systolic arrays. By using a novel variant on a tree expansion scheme, the invention also allows for arbitrary up-sizing of the PE count to build virtually any size of tree network, with each size exhibiting same high degree of fault tolerance and reconfigurability. The invention may be practiced with 4-port PEs arrayed in a module comprising a 4x4 board-mounted PE lattice. Each PE has four physical ports, which connect to the similar ports of its lattice neighbors. Each PE has an internal capability to be configured to route signals to or from any of its neighbors. Thus, for tree topologies, any of the four neighbors of a given PE may be selected as the parent of the given PE; and any or all of the remaining three neighboring PEs may be selected as the child(ren) PEs. The PE ports are configured under the control of a remote host, which establishes an initial desired PE topology. The operability of the PEs is tested, and information on faulty PEs or communications paths is used to enable or disable nodes as necessary by revising the PE port configurations. The nodes thus are reorganized and can run or continue running, on a degraded basis.
申请公布号 US5020059(A) 申请公布日期 1991.05.28
申请号 US19890331411 申请日期 1989.03.31
申请人 AT&T BELL LABORATORIES 发明人 GORIN, ALLEN L.;MAKOFSKY, PATRICK A.;MORTON, NANCY;OLIVER, NEAL C.;SHIVELY, RICHARD R.;STANZIOLA, CHRISTOPHER A.
分类号 G06F11/00;G06F15/173;G06F15/177;G06F15/80;G11C29/00 主分类号 G06F11/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利