发明名称 A self testable boundary logic circuit.
摘要 <p>The present invention implements self testable boundary logic by using a tristate pass gate (60)and a tristate receiver (70)in combination with a linear feedback shift register (30), a storage register (120), and level sensitive scan design (LSSD) techniques. The linear feedback shift register (LFSR) shifts data into a storage register which is connected to the data inputs of the boundary logic through the tristate pass gate. The outputs of the tristate input receiver are also connected to the inputs of the boundary logic so that the boundary logic can receive data from both the data input of the integrated circuit (data path) or from the storage register connected to the LFSR. The tristate pass gate and receiver are enabled through a self test signal such that when the pass gate is enabled the receiver is not enabled and vice versa. In this way the boundary logic can only get data from either the storage register or through the receiver but not both. In this configuration data from the storage register can be input into the boundary logic without going through a multiplexer in the data path and incurring the associated delay. The boundary logic can then be self tested using ordinary LSSD techniques. This self testing can also be performed with a minimum of additional silicon area being used for the self test structures.</p>
申请公布号 EP0425416(A2) 申请公布日期 1991.05.02
申请号 EP19900480147 申请日期 1990.09.21
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CORREALE, ANTHONY JR.;DONEY, RICHARD MICHAEL;O'DONNELL, KIM EDWARD;KEGL, ANDREW;TATE, ERWIN ARTHUR;WU, DAVID M.
分类号 G01R31/28;G01R31/3185;G06F11/22 主分类号 G01R31/28
代理机构 代理人
主权项
地址