发明名称 SERIAL-PARALLEL BIDIRECTIONAL COMMUNICATION CIRCUIT
摘要 PURPOSE:To execute the half duplex communication in an interface using serial/ parallel data for inputting and outputting by providing a tri-state buffer on a series-parallel signal input/output part. CONSTITUTION:This circuit is provided with a shift register 3, a switching circuit 2 for switching a signal inputted and outputted to and from the shift register 3 to one of a series signal and a parallel signal, and a switching signal generating circuit 1 for generating a switching signal, and tri-state buffers 21-29 for bidirectional communication are contained in the switching circuit 2. By the switching signal generating circuit 1, the switching circuit 2 is divided into four states by a select signal of 2 bits. Also, four circuits are constituted by switching a signal inputted to the shift register 3 and a signal outputted from the shift register by the switching circuit 2. In such a way, the half duplex communication of a circuit in which series input/output is used as the interface, and a circuit in which parallel input/output is used as the interface can be attained.
申请公布号 JPH02281817(A) 申请公布日期 1990.11.19
申请号 JP19890101631 申请日期 1989.04.24
申请人 HITACHI LTD;HITACHI COMMUN SYST INC 发明人 KIKUCHI NAOHIRO;IWATA SEIICHI;KUMAGAI SUSUMU
分类号 H03M9/00;G06F5/00;H04L5/16;H04L13/10;(IPC1-7):H03M9/00 主分类号 H03M9/00
代理机构 代理人
主权项
地址