发明名称 Pipelined floating point adder for digital computer.
摘要 <p>A system for subtracting two floating-point binary numbers in a pipelined floating-point adder/subtractor by aligning the two fractions for substraction; arbitrarily designating the fraction of one of the two floating-point numbers as the subtrahend, and producing the complement of that designated fraction; adding that complement to the other fraction, normalizing the result; determining whether the result is negative and, if it is, producing the complement of the normalized result; and selecting the larger of the exponents of the two floating-point numbers, and adjusting the value of the selected exponent in accordance with the normalization of the result. The preferred system produces a sticky bit signal by aligning the two fractions for subtraction by shifting one of the two fractions to the right; determining the number of consecutive zeros in the one fraction, prior to the shifting thereof, beginning at the least significant bit position; comparing the number of positions the one fraction is shifted in the aligning step, with the number of consecutive zeros in the one fraction; and producing a sticky bit signal when the number of consecutive zeros is less than the number of positions the one fraction is shifted in the aligning step, the sticky bit signal indicating the truncation of at least one set bit during the aligning step.</p>
申请公布号 EP0381403(A2) 申请公布日期 1990.08.08
申请号 EP19900300878 申请日期 1990.01.29
申请人 DIGITAL EQUIPMENT CORPORATION 发明人 FOSSUM, TRYGGVE;GRUNDMANN, WILLIAM R.;HAQ, MUHAMMAD S.
分类号 G06F7/485;G06F7/50 主分类号 G06F7/485
代理机构 代理人
主权项
地址