发明名称 Data processing device and method, and processor unit of same
摘要 A processor unit (200) includes: cache memory (210); an instruction execution unit (220); a processing unit (230) that detects fact that a thread enters an exclusive control section which is specified in advance to become a bottleneck; a processing unit (240) that detects a fact that the thread exits the exclusive control section; and an execution flag (250) that indicates whether there is the thread that is executing a process in the exclusive control section based on detection results. The cache memory (210) temporarily stores a priority flag in each cache entry, and the priority flag indicates whether data is to be used during execution in the exclusive control section. When the execution flag (250) is set, the processor unit (200) sets the priority flag that belongs to an access target of cache entries. The processor unit (200) leaves data used in the exclusive control section in the cache memory by determining a replacement target of cache entries using the priority flag when a cache miss occurs.
申请公布号 US9389864(B2) 申请公布日期 2016.07.12
申请号 US201514841918 申请日期 2015.09.01
申请人 NEC CORPORATION 发明人 Horikawa Takashi
分类号 G06F9/00;G06F9/30;G06F9/52;G06F12/12;G06F9/38 主分类号 G06F9/00
代理机构 Sughrue Mion, PLLC 代理人 Sughrue Mion, PLLC
主权项 1. A data processing device comprising an external memory that stores an instruction and data necessary for execution of the instruction and a plurality of processor units, each of the plurality of processor units comprising: cache memory that temporarily stores the instruction and the data; an instruction execution unit that reads the instruction and the data from the external memory via the cache memory and executes the instruction; an initiation detecting unit that detects an entering of a thread implemented by processing of the instruction execution unit into an exclusive control section, which is specified in advance to become a bottleneck; a termination detecting unit that detects an exiting of the thread out of the exclusive control section; and the exclusive control section in-execution flag that is set by an output of the initiation detecting unit and is reset by an output of the termination detecting unit, wherein the data processing device uses the value of the exclusive control section in-execution flag for controlling the cache memory.
地址 Tokyo JP
您可能感兴趣的专利